In an effort to keep scaling at the speed of Moore's law, novel methods are being developed to facilitate advanced
semiconductor manufacturing at the 32nm node and beyond. One such method for enabling the creation of dense pitches
beyond the current lithography resolution limit is spacer pitch splitting. This method typically involves patterning a
sacrificial gate pattern, then performing a standard spacer deposition and etch back process, after which the sacrificial gate
is removed and the remaining spacers themselves are used as the effective mask for the pattern transfer. Some of the key
advantages of this process are the ability to create sub-resolution lines and also the improvement in Line Edge Roughness
seen on the final pattern. However, there are certain limitations with this process, namely the ability to only pattern lines in
one dimension, and also the complexity of the metrology, where the final Critical Dimension result is a function of the
lithography condition from the sacrificial gate patterning, and also the various film layer depositions as well as the spacer
etch back process. Given this complexity, the accurate measurement of not only the spacer width but also the spacer shape
is important. In this work we investigate the use of scatterometry techniques to enable these measurements on leading edge
devices.
In an effort to keep scaling at the speed of Moores law, novel methods are being developed to facilitate advanced semiconductor manufacturing at the 32nm node and beyond. One such method for enabling the creation of dense pitches beyond the current lithography resolution limit is spacer pitch splitting. This method typically involves patterning a sacrificial gate pattern, then performing a standard spacer deposition and etch back process, after which the sacrificial gate is removed and the remaining spacers themselves are used as the effective mask for the pattern transfer. Some of the key advantages of this process are the ability to create sub-resolution lines and also the improvement in Line Edge Roughness seen on the final pattern. However, there are certain limitations with this process, namely the ability to only pattern lines in one dimension, and also the complexity of the metrology, where the final Critical Dimension result is a function of the litho condition from the sacrificial gate patterning, and also the various film layer depositions as well as the spacer etch back process. Given this complexity, the accurate measurement of not only the spacer width but also the spacer shape is important. In this work we investigate the use of scatterometry techniques to enable these measurements on leading edge devices.
Access to the requested content is limited to institutions that have purchased or subscribe to SPIE eBooks.
You are receiving this notice because your organization may not have SPIE eBooks access.*
*Shibboleth/Open Athens users─please
sign in
to access your institution's subscriptions.
To obtain this item, you may purchase the complete book in print or electronic format on
SPIE.org.
INSTITUTIONAL Select your institution to access the SPIE Digital Library.
PERSONAL Sign in with your SPIE account to access your personal subscriptions or to use specific features such as save to my library, sign up for alerts, save searches, etc.